## Technical Requirement

| WP as Prerequisites | Author of TR |
|---------------------|--------------|
| AS_v0.3             | Shuo Xu      |

| ITEM          | TR ID | Description                                                                     |
|---------------|-------|---------------------------------------------------------------------------------|
| Compatibility | TR000 | BM02A <b>should</b> have pin to pin compatibility with xx718 (BB pin can be NC) |

| ITEM              | TR ID | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation<br>Mode | TR001 | BM02A <b>shall</b> have 3 operating modes: The average current consumption of BM02A and its BOM from PACK+ during active mode <b>shall</b> <10mA at full temp The average current consumption of BM02A with OVUV&OTUT detection every 1s and its BOM from PACK+ during sleep mode <b>shall</b> <100uA at full temp The average current consumption of BM02A and its BOM from PACK+ during shutdown mode <b>should</b> <10uA at room temp                                                    |
| Operation<br>Mode | TR002 | The time from opearating mode switching signal received to operating mode switching done of BM02A <b>shall</b> <10ms at full temp                                                                                                                                                                                                                                                                                                                                                           |
| Operation<br>Mode | TR003 | The direct operating mode switching of BM02A <b>shall</b> support: shutdown mode<-sleep mode, shutdown mode<->active mode, sleep mode<->active mode                                                                                                                                                                                                                                                                                                                                         |
| Operation<br>Mode | TR004 | 12 daisy-chained BM02As <b>shall</b> support being switched to active mode from sleep or shutdown mode within 100ms with signal pattern received from MCU at full temp                                                                                                                                                                                                                                                                                                                      |
| Operation<br>Mode | TR005 | 12 daisy-chained BM02As <b>shall</b> support being switched to shutdown mode from sleep or active mode within 100ms with signal pattern received from MCU at full temp                                                                                                                                                                                                                                                                                                                      |
| Operation<br>Mode | TR006 | 12 daisy-chained BM02As <b>shall</b> support being switched to sleep mode from active mode within 100ms with signal pattern received from MCU at full temp                                                                                                                                                                                                                                                                                                                                  |
| Operation<br>Mode | TR007 | The active mode entrance signal pattern detection of BM02A <b>shall</b> reuse communication port The active mode entrance detection of BM02A <b>shall</b> use noise free signal pattern w.r.t 50% magnitude and 10% occurrence The active mode entrance signal pattern detection of BM02A <b>shall</b> support both north and south communication direction                                                                                                                                 |
| Operation<br>Mode | TR008 | The shutdown mode entrance signal pattern detection of BM02A <b>shall</b> reuse communication port The shutdown mode entrance detection of BM02A <b>shall</b> use noise free signal pattern w.r.t 50% magnitude and 10% occurrence The shutdown mode entrance signal pattern detection of BM02A <b>shall</b> support both north and south communication direction The shutdown mode entrance signal pattern detection of BM02A <b>should</b> be based on the edge detection of register bit |

| ITEM              | TR ID | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation<br>Mode | TR009 | The sleep mode entrance signal pattern detection of BM02A <b>shall</b> reuse communication port  The sleep mode entrance detection of BM02A <b>shall</b> use noise free signal pattern w.r.t 50% magnitude and 10% occurrence  The sleep mode entrance signal pattern detection of BM02A <b>shall</b> support both north and south communication direction  The sleep mode entrance signal pattern detection of BM02A <b>should</b> be based on the edge detection of register bit                                    |
| Operation<br>Mode | TR010 | BM02A <b>shall</b> support hard digital reset signal pattern detection without digital core engagement during sleep/active mode The digital core of BM02A <b>shall</b> be reset when hard digital reset signal pattern is detected                                                                                                                                                                                                                                                                                    |
| Operation<br>Mode | TR011 | The time from hard and soft digital reset signal pattern received to digital core reset done of BM02A <b>shall</b> <10ms at full temp                                                                                                                                                                                                                                                                                                                                                                                 |
| Operation<br>Mode | TR012 | The hard and soft digital reset signal pattern detection of BM02A <b>shall</b> reuse communication port The hard and soft digital reset signal pattern detection of BM02A <b>shall</b> use noise free signal pattern w.r.t 50% magnitude and 10% occurrence The hard and soft digital reset signal pattern detection of BM02A <b>shall</b> support both north and south communication direction The soft digital reset signal pattern detection of BM02A <b>should</b> be based on the edge detection of register bit |
| Operation<br>Mode | TR013 | BM02A <b>shall</b> set fault flag in register bit when a programmable short frame communication timer timeout The fault flag register bit <b>shall</b> support being written to clear The fault flag <b>shall</b> support being masked from being set by register bit The timer <b>shall</b> support being programmed from 100ms to 1h with 8 steps, accruacy 5%, by register bit The timer <b>shall</b> start to count only during active mode The timer <b>shall</b> be reset when a frame is received              |
| Operation<br>Mode | TR014 | BM02A <b>shall</b> enter shutdown mode(default)/sleep mode/or keep in active mode when a programmable long frame communication timer timeout The target operating mode when frame communication timer timeout <b>shall</b> support being selected by register bit The timer <b>shall</b> support being programmed from 100ms to 1h(default) with 8 steps, accruacy 5%, by register bit The timer <b>shall</b> start to count only during active mode The timer <b>shall</b> be reset when a frame is received         |

| ITEM                       | TR ID | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation<br>Mode          | TR015 | BM02A <b>shall</b> enter active mode after digital core reset done The cause of digital reset excluding MCU's intention <b>shall</b> be recorded by register bit The register bit <b>shall</b> support being written to clear The fault flag <b>shall</b> support being masked from being set by register bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Power Supply<br>Capability | TR016 | The power rail voltage of BM02A for thermal sensors <b>shall</b> have accuracy 10% during sleep/active mode at full temp The power rail for thermal sensors <b>shall</b> support 0-12 resistor dividers' as load (10k-200k)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Operation<br>Voltage Range | TR017 | BM02A <b>shall</b> support 9-100V DC input as power input for functional operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Measurement                | TR018 | BM02A <b>shall</b> support the ADC measurement of 6-18 channel voltages (consists of 6-18 battery cell voltages plus 0-2 bus bar voltages), 0-12 thermal sensor voltage ratios, 0-12 auxiliary input voltages, die temperature during active mode The thermal sensor voltage ratios measurement <b>should</b> reuse digital IO pin The auxiliary input voltages measurement <b>should</b> reuse digital IO pin                                                                                                                                                                                                                                                                                                                                                                        |
| Measurement                | TR019 | The connection of busbar <b>shall</b> support random location selected by register bit except top/bottom and adjacent 2 busbars for BM02A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Measurement                | TR020 | The spared channel without connection of battery cell <b>shall</b> support random location except bottom for BM02A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Measurement                | TR021 | The differential leakage into each measurement pin couplet (battery cells, busbars, thermal sensors, auxiliary inputs) of BM02A during measurement <b>shall</b> <1uA at full temp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Measurement                | TR022 | ADC accuracy of BM02A <b>shall</b> meet the spec under default measurement time ( <b>should</b> <150us) as below: battery cell voltage and bus bar voltage measurement:    ±1mV accuracy (1.5V to 4.5V, 25°C)   ±3mV accuracy (1.5V to 4.5V, 0°C to +65°C)   ±5mV accuracy (1.5V to 4.5V, -20°C to +65°C)   ±5mV accuracy (3.3V, -40°C to +125°C)   ±10mV accuracy (-2V to 5V, -40°C to +125°C) (shall be guaranteed within 10 years) thermal sensor voltage ratio measurement   ±0.2% accuracy (10% to 90% VTREF, -20°C to +65°C)   ±0.48% accuracy (0 to 100% VTREF, -40°Cto +125°C) auxiliary input voltage measurement:   ±5mV accuracy (1.5V to 4.5V, -20°C to +65°C)   ±12mV accuracy (0V to 5V, -40°Cto +125°C) die temperature measurement:   ±5°C accuracy (-40°C to +125°C) |

| ITEM          | TR ID | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Measurement   | TR023 | The skew time of all stack 216(18x12) channel voltages' ADC measurementwhen one command received from MCU <b>should</b> <200us and <b>shall</b> <1ms at full temp ADC accuracy of battery cell voltage and bus bar voltage measurement <b>shall</b> meet the spec under the <1ms skew time: ±3mV accuracy (1.5V to 4.5V, 25°C)                                                                                                                                         |
| Measurement   | TR024 | The skew time of all stack 144(12x12) thermal sensor voltage ratios' ADC measurement with one command received from MCU <b>should</b> <200us and <b>shall</b> <12ms at full temp                                                                                                                                                                                                                                                                                       |
| Measurement   | TR025 | The duration time from single measurement starting command of all 12 daisy-chained BM02As' 216(18x12) channel voltages is received from MCU to all these ADC measurement data are received by MCU <b>shall</b> <10ms at full temp  The duration time from continuous measurement freeze command of all 12 daisy-chained BM02As' 216(18x12) channel voltages is received from MCU to all these ADC measurement data are received by MCU <b>shall</b> <10ms at full temp |
| Measurement   | TR026 | The ADC measurement data of each channel of BM02A <b>shall</b> only be updated till new measurement data of this channel is available                                                                                                                                                                                                                                                                                                                                  |
| Measurement   | TR027 | The all ADC measurement data of BM02A <b>shall</b> support being read with one command received from MCU                                                                                                                                                                                                                                                                                                                                                               |
| Measurement   | TR028 | There <b>shall</b> be information for MCU to judge if the read ADC measurement data is newly updated                                                                                                                                                                                                                                                                                                                                                                   |
| Measurement   | TR029 | The measurement data stored in registers of BM02A <b>should</b> be filtered to <-3dB from battery cell voltage noise those frequencies > fc  The fc <b>should</b> be programmable from typical 10Hz to 1kHz with 8 steps by register bit                                                                                                                                                                                                                               |
| Communication | TR030 | The communication of BM02A <b>shall</b> support xx600 communication protocol                                                                                                                                                                                                                                                                                                                                                                                           |
| Communication | TR031 | The communication of BM02A <b>shall</b> support daisy-chained BM02As isolated by typical 2.2nF capacitors and min 150uH max 1.4mH transformer                                                                                                                                                                                                                                                                                                                          |

| ITEM          | TR ID | Description                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Communication | TR032 | The error rate of communication <b>should</b> <0.001% during communication burn-in test  For the communication burn-in test, BM02A devices <b>shall</b> be isolated by 2m communication cable plus caps only, transformers only, or cap+choke 6 daisy-chained BM02A devices <b>shall</b> burn-in 8h at -40°C, 25°C, 125°C 12 or 24 daisy-chained BM02A devices <b>shall</b> burn-in 24h at 25°C |
| Communication | TR033 | The specified single BM02A device <b>shall</b> support being read at least 128 bytes registers with continuous addresses by one command received from MCU                                                                                                                                                                                                                                       |
| Communication | TR034 | The specified single BM02A device <b>shall</b> support being written at least 16 bytes writable registers with continuous addresses by one command received from MCU                                                                                                                                                                                                                            |
| Communication | TR035 | The whole stack BM02A devices <b>shall</b> support being read at least 128 bytes registers with continuous addresses by one command received from MCU                                                                                                                                                                                                                                           |
| Communication | TR036 | The whole stack BM02A devices <b>shall</b> support being written at least 16 bytes writable registers with continuous addresses by one command received from MCU                                                                                                                                                                                                                                |
| Communication | TR037 | The device addresses of 12 daisy-chained BM02As <b>shall</b> support being identified by MCU                                                                                                                                                                                                                                                                                                    |
| Communication | TR038 | The identified device addresses of BM02A <b>should</b> be kept during all operating mode unless being identified by MCU again or power off                                                                                                                                                                                                                                                      |
| Communication | TR039 | The communication between adjacent BM02As <b>shall</b> pass BCI 300mA test (no communication fault)                                                                                                                                                                                                                                                                                             |
| Communication | TR040 | When ring architecture is used, if one any communication node is open among 12 daisy-chained BM02As and transceiver, all daisy-chained BM02As <b>shall</b> still support being written and read by MCU                                                                                                                                                                                          |
| Communication | TR041 | When the isolators configuration are same for each BM02A, the difference of average communication current consumption among all 12 daisy-chained BM02As <b>should</b> <1mA                                                                                                                                                                                                                      |
| Cell Balance  | TR042 | Passive cell balance for each battery cell of BM02A <b>shall</b> be available when MCU requests during both active and sleep mode, no matter battery cell/busbar use separate balance channels or busbar+battery cell share two adjacent balance channels                                                                                                                                       |

| ITEM         | TR ID | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Cell Balance | TR043 | BM02A <b>shall</b> support at least 9 battery cell channels' balance at the same time when MCU requests Only enabled channel can be balanced, BM02A <b>should</b> support both automatic channel selection and manual channel selection by register bit For automatic mode, the enabled channels <b>should</b> be default odd or even channels group, during manual mode, each channel <b>should</b> support being selected by register bit                                                                                                                                                                                                                                                 |
| Cell Balance | TR044 | Maximum passive cell balance current of BM02A <b>should</b> >300mA and <b>shall</b> >240mA for each battery cell channel when no adjacent cells balancing, RB=10Ω, Vcell=5V, Ta=85°C Delta Tc of BM02A with 9 channels' 240mA balance current <b>shall</b> <20°C at Ta=85°C                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Cell Balance | TR045 | Cell balance of BM02A <b>shall</b> start (timer <b>shall</b> start to count and the balance current <b>shall</b> be on) by register bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Cell Balance | TR046 | BM02A <b>shall</b> provide programmable cell balance time threshold by register bit for each battery cell channel, the biggest value of threshold <b>shall</b> >12h, step 1s-1min, accuracy 5% at full temp The default value of time threshold for each battery cell channel <b>shall</b> be the biggest When timer touches any programed time threshold, the balance of this channel <b>shall</b> be stopped (timer <b>shall</b> go on to count and the balance current <b>shall</b> be off)                                                                                                                                                                                              |
| Cell Balance | TR047 | Cell balance of BM02A <b>shall</b> support being paused (timer <b>shall</b> hold and the balance current <b>shall</b> be off) when junction temperature is over programmable CB_TWARN threshold by register bit, 100°C-150°C, 5°C step, accuracy 5°C When junction temperature is under the hys 10°C, the balance <b>shall</b> be resumed (timer <b>shall</b> go on to count and the balance current <b>shall</b> be on)                                                                                                                                                                                                                                                                    |
| Cell Balance | TR048 | Cell balance of BM02A <b>shall</b> support being paused (timer <b>shall</b> hold and the balance current <b>shall</b> be off) when any thermal sensor channel is over programmable CB_OT threshold by register bit, 5%-36%, 1% step, 1% accuracy at full temp The detection period of CB_OT <b>should</b> share same configuration with OTUT detection BM02A <b>shall</b> have two programmable CB_OT thresholds sharing same threshold range to be selected by register bit for each thermal sensing channel When all thermal sensor temperatures are under the hys 2%, the balance <b>shall</b> be resumed (timer <b>shall</b> go on to count and the balance current <b>shall</b> be on) |

| ITEM                 | TR ID | Description                                                                                                                                                                                                                                                                                                                                           |
|----------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Cell Balance         | TR049 | Cell balance of BM02A <b>shall</b> support being paused (timer <b>shall</b> hold and the balance current <b>shall</b> be off) manually by register bit When this register bit is toggled, the balance <b>shall</b> be resumed (timer <b>shall</b> go on to count and the balance current <b>shall</b> be on)                                          |
| Cell Balance         | TR050 | Cell balance of BM02A <b>shall</b> support being paused (timer <b>shall</b> hold and the balance current <b>shall</b> be off) when channel voltage ADC measurement is ongoing When channel voltage ADC measurement is not ongoing, the balance <b>shall</b> be resumed (timer <b>shall</b> go on to count and the balance current <b>shall</b> be on) |
| Cell Balance         | TR051 | Cell balance of BM02A <b>shall</b> support being stopped (timer <b>shall</b> clear and the balance current <b>shall</b> be off) when any unmasked fault flag is set in register                                                                                                                                                                       |
| Cell Balance         | TR052 | The odd group and even group of battery cell channels <b>shall</b> be switched alternately during automatic mode The switching period <b>should</b> be programmable by register bit, range 5s-30min, 8 steps, accuracy 5% at full temp                                                                                                                |
| Cell Balance         | TR053 | BM02A <b>shall</b> support programmable average cell balance current by register bit, range 12.5%-100% maximum cell balance current value, step 12.5%, accuracy 5% at full temp The cell balance current <b>should</b> be averaged within every 0.2s duration                                                                                         |
| Cell Balance         | TR054 | BM02A <b>shall</b> provide information about remaining balance time for each channel by register bit BM02A <b>shall</b> provide balance current on/off indication (excluding on/off due to averaging) for each channel by register bit BM02A <b>shall</b> provide the cell balance pause/stop status (excluding MCU's intention) in register bit      |
| Reversely Wake<br>Up | TR055 | The OVUV for each battery cell channel <b>shall</b> be detected by BM02A periodically during sleep mode The period of OVUV detection <b>shall</b> support being programmable by register bit, from 200ms to 8s, 200ms step, accuracy 5% at full temp                                                                                                  |
| Reversely Wake<br>Up | TR056 | The OTUT for each thermal sensor channel <b>shall</b> be detected by BM02A periodically during sleep mode The period of OTUT detection <b>shall</b> support being programmable by register bit, from 200ms to 8s, 200ms step, accuracy 5% at full temp                                                                                                |
| Reversely Wake<br>Up | TR057 | The OVUV detection period and OTUT detection period <b>shall</b> support being programmed respectively                                                                                                                                                                                                                                                |

| ITEM                 | TR ID | Description                                                                                                                                                                                                                                                                                                                                               |
|----------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reversely Wake<br>Up | TR058 | The detected OVUV&OTUT fault for each channel <b>shall</b> be recored in register bit The fault flag register bit <b>shall</b> support being written to clear The fault flag <b>shall</b> support being masked from being set by register bit                                                                                                             |
| Reversely Wake<br>Up | TR059 | The OVUV and OTUT detection of BM02A for each channel <b>shall</b> have fixed typical 150us deglitch time which counts from fault occurs to fault flag set in register                                                                                                                                                                                    |
| Reversely Wake<br>Up | TR060 | Battery cell channel OVUV detection of BM02A <b>shall</b> meet 60mV accuracy at full temp Battery cell channel OVUV detection threshold <b>shall</b> be programmable by register bit, OV:2V-5V, 25mV step and UV: 0.7V-3.875V, 25mV step                                                                                                                  |
| Reversely Wake<br>Up | TR062 | Thermal sensor OTUT detection of BM02A <b>shall</b> meet 1% accuracy at full temp Thermal sensor OTUT detection threshold <b>shall</b> be programmable by register bit, OT:5%-36%, 1% step and UT:76%-90%, 2% step                                                                                                                                        |
| Reversely Wake<br>Up | TR063 | BM02A <b>shall</b> have two groups of OTUT programmable thresholds sharing same threshold range for each thermal sensing channel For each thermal sensing channel, the threshold group <b>shall</b> support being selected by register bit                                                                                                                |
| Reversely Wake<br>Up | TR064 | The differentail leakage into each OVUV&OTUT comparison pin couplet (battery cells, thermal sensors) of BM02A during comparison <b>shall</b> <1uA at full temp                                                                                                                                                                                            |
| Reversely Wake<br>Up | TR065 | Among 12 daisy-chianed BM02As, any BM02A with any OVUV&OTUT fault flag set in registers <b>shall</b> actively send out wake signal to MCU only during sleep mode The time from any OVUV&OTUT fault flag is set in registers to wake signal is received by transceiver <b>shall</b> <100ms at full temp                                                    |
| Digital IO           | TR067 | BM02A <b>shall</b> have 12 digital IO channels                                                                                                                                                                                                                                                                                                            |
| Digital IO           | TR068 | The each digital IO of BM02A <b>shall</b> support being selected as push-pull output or digital input by register bit during active mode                                                                                                                                                                                                                  |
| Digital IO           | TR069 | When the digital IO of BM02A is configured as push-pull output: Digital IO <b>shall</b> be pulled to >4V at 1mA load current within 1ms when logic high enabled and pulled to <0.4V at 1mA sink current within 1ms when logic low enabled by register bit at full temp The output current limit of each digital IO <b>shall</b> have typ 8mA at full temp |

| ITEM              | TR ID | Description                                                                                                                                                                                                                                                                                                                                             |
|-------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Digital IO        | TR070 | When the digital IO of BM02A is configured as digital input: The input of digital IO <b>shall</b> be detected as logic low when <1V within 1ms and logic high when >2.5V within 1ms at full temp The logic input detection result of each digital IO <b>shall</b> be indicated in register bit The leakage of digital IO <b>shall</b> <1uA at full temp |
| I2C Master        | TR071 | BM02A <b>shall</b> support reading and writing the I2C slave 24C02 (E2PROM) of during active mode The reading and writing of I2C slave 24C02 <b>should</b> reuse digital IO pin                                                                                                                                                                         |
| Others            | TR072 | The die X-Y location on wafer and lot information during production for each BM02A chip <b>shall</b> be stored in NVM for customer read ONLY The version ID <b>should</b> be read ONLY for customer                                                                                                                                                     |
| Others            | TR073 | BM02A <b>shall</b> pass AEC-Q100 Grade1 qualification                                                                                                                                                                                                                                                                                                   |
| Others            | TR074 | BM02A <b>shall</b> pass ESD HBM: 2kV ESD CDM: 750V for corner pins, 500V for other pins Latch-up: ±200mA                                                                                                                                                                                                                                                |
| Others            | TR075 | Maximum die size of BM02A <b>shall</b> <25mm^2                                                                                                                                                                                                                                                                                                          |
| Others            | TR076 | Package of BM02A <b>shall</b> be LQPF 10x10-64 with thermal pad                                                                                                                                                                                                                                                                                         |
| Others            | TR077 | FT time @ room temp for BM02A <b>shall</b> <6s                                                                                                                                                                                                                                                                                                          |
| Others            | TR078 | BM02A <b>shall</b> survive during 80V(5Vx16) battery pack random hot-plug                                                                                                                                                                                                                                                                               |
| Maintain          | TR079 | If the number of open wire faults for FPC (including channel harness and thermal sensor harness) <=2, the fault flag in register bit <b>shall</b> provide the accurate location information The register bit <b>shall</b> support being masked from being set by register bit  The register bit <b>shall</b> support being written to clear             |
| Measurement       | TR080 | The measurement accuracy of battery cell voltage <b>shall</b> be kept when -2V <vbat-vc18< td=""></vbat-vc18<>                                                                                                                                                                                                                                          |
| Balance           | TR081 | The mismatch of balance current for each separately enabled channel <b>shall</b> <10mA at 4.25V under same temp                                                                                                                                                                                                                                         |
| Measurement       | TR082 | The measurement of both cell voltage and auxiliary input voltage <b>shall</b> pass 300mA BCI test (error<10mV)                                                                                                                                                                                                                                          |
| Operation<br>Mode | TR083 | BM02A <b>shall</b> support soft digital reset signal pattern detection during active mode The digital core of BM02A <b>shall</b> be soft reset (The identified device addresses <b>shall</b> be kept) when soft digital reset signal pattern is detected                                                                                                |

| ITEM              | TR ID | Description                                                                                                                                                                                                                                            |
|-------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation<br>Mode | TR084 | 12 daisy-chained BM02As <b>should</b> support being hard digital reset from sleep or active mode to active mode within 20ms with signal pattern received from MCU at full temp                                                                         |
| Bridge Interface  | TR085 | Half-duplex SPI(MISO/MOSI/SCLK/CSB/SPI_RDY/FLTB) interface reusing GPIO pins <b>shall</b> be provided by BM02A                                                                                                                                         |
| Bridge Interface  | TR086 | The voltage level of SPI <b>shall</b> support 3.3V.                                                                                                                                                                                                    |
| Bridge Interface  | TR087 | BM02A <b>shall</b> support being waked up into active mode from shutdown mode by MOSI wake up pattern detection (as bridge)                                                                                                                            |
| Bridge Interface  | TR088 | Once BM02A is waked up into active mode from shutdown mode by active mode entrance signal pattern detection from daisy chain communication port, all MOSI pattern detection <b>shall</b> be disabled                                                   |
| Bridge Interface  | TR089 | SPI interface <b>shall</b> take over the daisy chain communication (except tone communication) of either south (default) or north ( <b>shall</b> support being selected by register bit) port once BM02A is waked up by MOSI wake up pattern detection |
| Bridge Interface  | TR090 | When BM02A is waked up by MOSI wake up pattern detection, FLTB pin <b>shall</b> be asserted when any unmasked fault flag is set in register                                                                                                            |
| Bridge Interface  | TR091 | Only bridge BM02A <b>shall</b> support being hard digital reset by MOSI wake up pattern detection during shutdown mode or sleep mode or active mode                                                                                                    |
| Bridge Interface  | TR092 | Only bridge BM02A <b>shall</b> support being shutoff into shutdown mode from active mode or sleep mode by MOSI shutdown pattern detection                                                                                                              |
| Bridge Interface  | TR093 | Only bridge BM02A <b>shall</b> support being waked up into active mode from sleep mode by MOSI sleep to active pattern detection                                                                                                                       |
| Bridge Interface  | TR094 | The bridge BM02A <b>shall</b> support wake up whole 12 daisy-chained BM02As from shutdown mode                                                                                                                                                         |
| Bridge Interface  | TR095 | The bridge BM02A <b>shall</b> support hard digital reset whole 12 daisy-chained BM02As                                                                                                                                                                 |
| Bridge Interface  | TR096 | The SCLK frequency of SPI interface <b>shall</b> support 2-6MHz                                                                                                                                                                                        |
| Bridge Interface  | TR097 | The new command frame identification of SPI interface <b>should</b> be based on falling edge of CSB TX FIFO <b>should</b> be reset after SPI communication clear pattern is detected                                                                   |

| ITEM             | TR ID | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Communication    | TR098 | The command frame propagation of top device defined in<br>the daisy-chained BM02As <b>shall</b> support being disabled by<br>register bit.                                                                                                                                                                                                                                                                                                                                                  |
| Bridge Interface | TR099 | The bridge BM02A <b>shall</b> support wake up whole 12 daisy-chained BM02As from sleep mode                                                                                                                                                                                                                                                                                                                                                                                                 |
| Bridge Interface | TR100 | SPI_RDY <b>shall</b> be high to inform host that TX FIFO is ready for reading to avoid overflow and underflow internal 8-byte TX FIFO SPI_RDY <b>shall</b> be high to inform host that RX FIFO is ready for writing to avoid overflow of internal 8-byte RX FIFO                                                                                                                                                                                                                            |
| Bridge Interface | TR101 | During device reading mode, MOSI <b>shall</b> be ignored by BM02A During device writing mode, MISO <b>shall</b> be ignored by host SPI interface of BM02A <b>shall</b> be default device writing after the detection of communication clear pattern Once valid read command is detected, SPI interface of BM02A <b>shall</b> turn to device reading Once TX FIFO is empty and reading timeout, SPI interface of BM02A <b>shall</b> turn back to device writing                              |
| Bridge Interface | TR102 | BM02A <b>shall</b> start propagate received first byte of command frame in RX FIFO from host's SPI to BM02A's daisy-chain UART within 1us  The extra delay time between characters <b>shall</b> be programmable from 0.25us-15.75us with 64 steps  BM02A <b>shall</b> only store received bytes of response frame from BM02A's daisy-chain UART into TX FIFO, and only propagate data in TX FIFO to host's SPI until read command is detected by BM02A, SPI_RDY is high and SCLK is toggled |
| Bridge Interface | TR103 | Each bit <b>should</b> be captured on low to high clock transitions and propagated on high to low clock transition  Default SCLK <b>shall</b> be logic-0, MOSI and MISO <b>shall</b> be logic-1  For each byte at SPI interface, MSB <b>shall</b> be transmitted first                                                                                                                                                                                                                      |